# PAPER DETAILS

TITLE: Voltage Dependent Profiles of the Surface States and Series Resistance (Rs) in the AI-(Cd:ZnO)-pSi Schottky Diodes (SDs) Utilizing Voltage-Current (IV) Characteristics AUTHORS: Neslihan Delen,Ilke Tasçioglu,Seçkin Altindal Yeriskin,Akif Özbay PAGES: 457-463

ORIGINAL PDF URL: https://dergipark.org.tr/tr/download/article-file/2828196



# Voltage Dependent Profiles of the Surface States and Series Resistance (Rs) in the Al-(Cd:ZnO)-pSi Schottky Diodes (SDs) Utilizing Voltage-Current (IV) Characteristics

Neslihan DELEN<sup>1\*</sup>, Ilke TASCIOGLU<sup>2</sup>, Seckin ALTINDAL YERISKIN<sup>3</sup>, Akif OZBAY<sup>1</sup>

<sup>1</sup> Gazi University, Department of Physics, Faculty of Science, 06500, Ankara, Turkey

<sup>2</sup> Topkapi University, Department of Electrical and Electronics Engineering, Faculty of Engineering, İstanbul, Turkey

<sup>3</sup> Gazi University, Department of Chemical Engineering, Faculty of Engineering, 06500, Ankara, Turkey

#### Highlights

**Article Info** 

• This paper focuses on increasing the quality of metal-semiconductor-type Schottky diodes.

• Electrical parameters of Al-(Cd:ZnO)-pSi were investigated.

• This interlayer can be used instead of conventional insulator layers.

Abstract

#### Received: 12 Dec 2022 Accepted: 03 Mar 2023

Keywords

Comparative basic electrical parameters, I-V features and basic electrical parameters, The sources of interface traps In this work, the main electronic parameters of the performed Al-(CdxZn1-xO)-pSi Metal/Interface-layer/Semiconductor (MIS) type Schottky Diodes (SDs) were investigated by utilizing IV characteristics at 300 K. The ( $Cd_xZn_{1-x}O$ ) interfacial layer was grown on the pSi wafer by utilizing the sol-gel technique. Ideality-factor(*n*), potential barrier  $\Phi_{Bo}$ ,  $R_s$ , shunt resistance ( $R_{sh}$ ), and rectification rate (RR) ( $I_{forward/Ireverse}$ ) values were calculated based on thermionic emission (TE) theory and Cheung function between -4.5V and 4.5V. There parameters also varied for the samples with different doping ratios. Energy-dependent surface state profiles of them were also extracted from the forward bias IV data, and their magnitude was found on the order of  $10^{12}$ eV<sup>-1</sup>.cm<sup>-2</sup> which is very appropriate for the MIS type SD. The values of n, barrier height (BH),  $\Phi_{Bo}$ , and RR changed from 4.347, 0.582 eV, 5.74x10<sup>3</sup> to 5.293, 0.607 eV, 2.83x10<sup>6</sup>. These results show that electronic parameters of these SDs are a strong function of voltage, calculation method, and the doping rate of the Cadminium (Cd) interfacial layer. The best ratio for Cd: ZnO was determined to be 30%; therefore, this interfacial layer may be used instead of traditional insulator layers to enhance the quality of Metal/Semiconductor (MS) type SDs.

## 1. INTRODUCTION

The electronic parameters and current-conduction-mechanisms (CCMs) of metal/interfaciallayer/semiconductor (MIS) type structures or Schottky diodes (SDs) are dependent on various factors such as the nature of BH,  $R_s$ ,  $R_{sh}$ , interlayer, voltage, and temperature, as well as the calculation method [1]. Ordinarily, the semi-log IV curves diverge from ohmic behavior at sufficiently high current values. This deviation from ohmic/linear behavior is the result of Rs and interlayer. Because the voltage across the SD may be divided among them. In addition, when SD has barrier inhomogeneity, that is barrier has many patches or lower barriers that even the electrons with lower energy may pass over these lower-barriers or pinch-off and so this may cause an increase in the values of n, and a decrease in the apparent BH [2].

In recent years, transparent conducting-oxides (TCOs) have gained considerable interest, and become an important subject for researchers due to some important features such as huge conductivity, high charge density, electrochemical-stability, and transmittance [3]. Therefore, such materials can be used in different application areas, such as sensors, photo-transistors/diode/detectors, LEDs, and solar-cells [4]. The ZnO is

used as potential TCOs in optoelectronics applications as an interlayer to insulate and react between metal and semiconductor, and it has a direct wide bandgap ( $\cong 3.37 \text{eV}$ ) and high binding energy (60meV) [5].

Although there are various methods for growing ZnO nanoparticles, such as MOCVD, MBE, magnetron sputtering (MS), spray/pyrolysis, and sol-gel spin coating (SGSC) method [6]. Among them, the SGSC is used more often due to its high homogeneity, ease of growth, lower cost, and temperature. The conduction of un-doped ZnO is not stable because of the changes in the properties of the surface, and so it can be doped with various-elements like CdO to improve its electrical features [6]. CdO has a lower bandgap energy ( $\cong 2.3$ eV) than ZnO [7].

In this study, a CdxZn1-xO interlayer with different contents of Cd (x= 0.1, 0.2, 0.3) was grown onto a pSi wafer by sol–gel technique to evaluate the effect of Cd incorporation in ZnO on the electronic characteristics. For this aim, the Al/ (Cd: ZnO)/pSi SD was fabricated on the same pSi substrate under the same conditions. After that, electronic features were calculated using the I-V data and compared for the different samples. All of the results indicated that the best SD has ratio of 30% Cd and 70% ZnO in terms of the low values of n, R<sub>s</sub>, N<sub>ss</sub>, and high rectification ratio (RR=I<sub>forward</sub>/I<sub>revese</sub> at ±4.5V). Nevertheless, it needs to be noted that the sample with 20% Cd and 80% ZnO also shows similar features.

### 2. MATERIAL METHOD

 $(Cd_xZn_{1-x}O)$  interlayer was grown on pSi semiconductor using sol-gel spin coating to fabricate the Al- (Cd: ZnO)-pSi SDs with various contents. The used p-Si wafer has <100> float-zone, 1" radius, 350 µm thickness, one-side polished, and  $1.36 \times 10^{16}$ /cm<sup>3</sup> density of acceptor atoms. After the cleaning process, the pSi substrate was dried with high-purity N<sub>2</sub>, and high-purity Al was thermally grown on the whole back of the pSi substrate. In order to obtain ohmic contact with low resistivity and, the substrate was annealed at 450°C in an N<sub>2</sub> chamber. Later, the prepared (Cd<sub>x</sub>Zn<sub>1-x</sub>O) composites were grown onto the front of the pSi substrate via the sol-gel technique. In the last step, Al was also grown onto the (Cd<sub>x</sub>Zn<sub>1-x</sub>O) thin film in the same evaporation system. Thus, the fabrication stage of Al-(Cd:ZnO)-pSi SDs was completed. More information on the structural analysis and the fabrication processes can be found elsewhere [2]. The IV characteristics of the samples were measured using a Keithley-2400 IV sourcemeter in the voltage range of (-4.5V) - (+4.5V) by 20 mV steps.

### 3. THE RESEARCH FINDINGS AND DISCUSSION

A typical semi-log. IV curves of the Al-(CdZnO)-pSi SD for the different doping ratio of Cd into ZnO are given in Figure 1. As is seen in the figure, lnI vs. V curves for each sample show good rectifying behavior and also have a good linear range in the wide voltage region at moderate bias voltages. However, at higher voltages, lnI vs. V plots diverge from ohmic behavior owing to the existence of  $R_s$  and interlayer. In addition, while the (0.2:0.8) and (0.3:0.7) contents show good saturation in the negative voltage regime, (0.1:0.9) content does not show a saturation behavior in this range owing to the image force lowering of BH, the generation recombination current ( $I_{GR}$ ) and the interlayer.



Figure 1. The semi-log. IV curves of the Al/CdZnO/pSi structures

When the MS or MIS structure has  $R_s$ , and n is higher than 1, the relation between current and voltage in the positive voltages (V $\ge$ 3(kT/q) in terms of TE over the barrier is given as follows [1,8]:

$$I = SA^*T^2 \exp\left(-\frac{q}{kT}\Phi_{B0}\right) \left[\exp\left(\frac{q(V-IR_S)}{nkT}\right) - 1\right].$$
(1)

Here, S, A<sup>\*</sup>, T, and R<sub>s</sub> are the diode area, the Richardson constant ( $\cong$ 32A/cm<sup>2</sup>K<sup>2</sup> for pSi), the temperature in Kelvin, and series resistance of the structure, respectively. The term V-IR<sub>s</sub> is the voltage drop, V<sub>d</sub>, on the diode. Expression in front of square-brackets is known as the reverse current (I<sub>o</sub> or I<sub>s</sub>), which may be found by fitting the linear regime to the voltage axis of the semi-log. IV curve at V=0. Thus, Equation (1) can be rearranged as follows:

$$Ln(I) = Ln(I_S) + \left(\frac{qV_d}{kT}\right) \quad . \tag{2a}$$

Thus, the value of n can be estimated in the semi-log IV curve as;

$$n = \frac{q}{kT} \left( \frac{dV_d}{d(\ln I)} \right) = 1 + \frac{\delta_i}{\varepsilon_i} \left( \frac{\varepsilon_s}{W_D} + q N_{ss} \right).$$
(2b)

The  $\Phi_{Bo}$  value was calculated using  $I_{s}$ , and rectifier contact-area (S) as given follows:

$$\Phi_{B0} = \frac{kT}{q} Ln\left(\frac{T^2 A^* S}{I_0}\right). \tag{2c}$$

The electronic parameters of the SDs are tabulated in Table 1. The values of  $R_s$ ,  $R_{sh}$  of these structures were also extracted using Ohm's law [ $R_i = (dV_i/dI_i)$ ] and  $lnR_i$  vs.  $V_i$  curves of these diodes were given Figure 2. It is seen that the diode resistance ( $R_i$ ) depends on voltage (Vi), such that resistance values at high forward & reverse voltages correspond to  $R_s$  and  $R_{sh}$ , respectively.



Figure 2. The  $lnR_i$  vs.  $V_i$  plots of the Al- (Cd: ZnO)-pSi structures

Table 1. The calculated some electronic parameters of the Al-(CdZnO)-pSi structures

| Cd: ZnO<br>(%) | I <sub>s</sub> (A)    | n     | $\Phi_{Bo}$ (eV) | R <sub>s</sub> (at 4.5V)<br>(Ω) | $R_{sh}(-4.5V)$<br>(M $\Omega$ ) | RR (±4.5V)           |
|----------------|-----------------------|-------|------------------|---------------------------------|----------------------------------|----------------------|
| (0.1:0.9)      | 1.28x10 <sup>-8</sup> | 5.293 | 0.597            | 34.12                           | 0.20                             | 5.74x10 <sup>3</sup> |
| (0.2:0.8)      | 8.57x10 <sup>-9</sup> | 5.115 | 0.607            | 51.71                           | 31.30                            | 6.06x10 <sup>5</sup> |
| (0.3:0.7)      | 2.37x10 <sup>-8</sup> | 4.347 | 0.582            | 10.69                           | 30.20                            | 2.83x10 <sup>6</sup> |

As is seen in Table 1, the minimum/maximum values of the  $I_s$ , n,  $\Phi_{Bo}$ ,  $R_s$ ,  $R_{sh}$ , and RR changed between 8.57x10<sup>-9</sup>- 2.37x10<sup>-8</sup> A, 4.347- 5.293, 10.69 – 51.71  $\Omega$ , 0.20 – 31.30 M $\Omega$ , and 5.74x10<sup>3</sup>- 56.06, respectively. These values suggest that the best sample has Cd ratio of 30% because it has lower  $R_s$ , n, Is and higher  $R_{sh}$ , RR, and BH. The basic electrical parameters (n,  $\Phi_{Bo}$ ,  $R_s$ ) were also extracted using the Cheung functions given below [9]

$$\frac{dV}{d(lnl)} = IR_s + \left(\frac{nkT}{q}\right). \tag{3a}$$

The *n*,  $R_s$ , and  $\Phi_B$  values of these SDs can be extracted using Equations (3a) and (b) and the related plots are given in Figures 3(a-c) for each SD. As can be seen from Figures 3(a-c), both the dV/d)*lnI*) vs *I* and H(I) vs *I* have good linear behavior over wide range current in the forward bias region, As can be seen from these figures, the slope of these two plots in these figures, directly gives the value of  $R_s$ , but *n* and  $\Phi_B$ values of these SDS were calculated from the intercept of these plots by using Equations 3(a) and (b), respectively. The observed some little discrepancies in the *n*,  $R_s$ , and  $\Phi_B$  values obtained these Cheung function are the result the nature of these calculation methods which are corresponding different forward bias voltages and voltage dependent of them

$$H(I) = V - \frac{nkT}{q} \ln\left(\frac{I}{AA^*T^2}\right) = IR_s + n\Phi_B.$$
(3b)



Figure 3(a-c). The first and second Cheungs curves of the Al- (Cd: ZnO)-pSi structures

The presence of surface states ( $N_{ss}$ ) localized at the M/S interface in the forbidden bandgap is also effective on the performance of MS/MIS SDs. According to Card and Rhoderick [3,10], the value of  $N_{ss}$  may be evaluated as a function of energy using the forward bias *I*-*V* data by considering n(V) and  $\Phi_b(V)$ . Thus, the values of  $N_{ss}$  and ( $E_{ss}$ - $E_v$ ) were calculated using Equations 4(a) and (c) [11]

$$\Phi_{e} = \Phi_{B0} + \beta (V - IR_{s}) = \Phi_{B0} + \left(1 - \frac{1}{n(V)}\right) (V - IR_{s})$$
(4a)

$$E_{ss} - E_v = q(\Phi_e - V). \tag{4b}$$

In Equation (4a),  $\beta = d\Phi_e/dV$  (= 1 – 1/*n*(*V*)) is the voltage coefficient of BH. Thus, the plot of  $N_{ss}$  vs. ( $E_{ss}$ - $E_v$ ) can be drawn using Equations (2b), (4a), and (4b) [3,10]:

$$N_{ss}(V) = \frac{1}{q} \left( \frac{\varepsilon_i}{\delta} \left( n(V) - 1 \right) - \frac{\varepsilon_s}{W_D} \right)$$
(4c)

where  $\delta$  is the thickness of the interlayer and W<sub>D</sub> is the width of the depletion regime considered. Moreover,  $\varepsilon_i$  and  $\varepsilon_s$  are the interlayer and semiconductor permittivity, respectively [12]. In this way;  $N_{ss} - (E_{ss}-E_v)$ profiles for three Schottky diodes were obtained by using Equations (4b) and (c) and given in Figure 4. It is quite clear that the  $N_{ss}$  values for three samples increase from midgap energy towards the top of valance band edge (Ev) and changed between the orders of 10<sup>11</sup> eV<sup>-1</sup>cm<sup>-2</sup> and 10<sup>12</sup> eV<sup>-1</sup>cm<sup>-2</sup>. The mean values of  $N_{ss}$ for the sample with Cd:ZnO (0.3:0.7) are lower than the others due to the passivation effect of the interfacial layer [1,13,14].



Figure 4.  $N_{ss}$ - $(E_{ss}$ - $E_v)$  plots of the Al-(CdZnO)-pSi structures

## 4. **RESULTS**

In this work,  $(Cd_xZn_{1-x}O)$  with varying x (0.1, 0.2, and 0.3) was grown on the pSi substrate utilizing the sol–gel technique to assess the impact of Cd inclusion in ZnO on the electrical characteristics of Al- (Cd: ZnO)-pSi SDs at room temperature. Therefore, three Al/(Cd:ZnO)/pSi structures with different Cd ratios were fabricated using the same pSi substrate to compare their basic electronic parameters (*Is*, *n*,  $\Phi_{Bo}$ , *R<sub>s</sub>*, *R<sub>s</sub>*, *RR*, and *N<sub>ss</sub>*) obtained from the IV characteristics. The minimum and maximum values obtained for these parameters are 8.57x10<sup>-9</sup>- 2.37x10<sup>-8</sup>A, 4.347 - 5.293, 10.69 – 51.71  $\Omega$ , 0.20 – 31.30 M $\Omega$ , and 5.74x10<sup>3</sup> - 56.06, respectively. The *N<sub>ss</sub>* vs. (*Ess-Ev*) profiles of these diodes were also determined using the forward bias *I-V* data considering ideality factor and barrier height are voltage dependent. The values of *N<sub>ss</sub>* for these three samples increased from the midgap energy towards the top of the valance band edge (Ev) and changed between the orders of 10<sup>11</sup> eV<sup>-1</sup>cm<sup>-2</sup> and 10<sup>12</sup> eV<sup>-1</sup>cm<sup>-2</sup> and also *N<sub>ss</sub>* of Al/(Cd<sub>0.3</sub>Zn<sub>0.7</sub>O)/pSi is lower than those of the other samples due to the passivation-effect of the interlayer. In conclusion, the electrical parameters of the investigated SDs indicate that the best Cd ratio is 30 %.

### ACKNOWLEDGEMENT

Some parts of this study are presented at the 9th International-Conference on Materials-Science and Nanotechnology for Next-Generation (MSNG-2022).

#### **CONFLICTS OF INTEREST**

No conflict of interest was declared by the authors.

### REFERENCES

- [1] Sze, S. M., "Physics of Semiconductor Devices", Second Edition, New York, Wiley, (1981).
- [2] Tung, R. T., "Electron transport at metal-semiconductor interfaces: General theory", Physical Review B, 45(23): 13509-13523, (1992).
- [3] Svensson, B.G., Pearton, S. J., Jagadish, C., "Oxide Semiconductors, Semiconductors and Semimetals", Elsevier & Academic Press, Amsterdam, (2013).
- [4] Hwang, J.D., Kung, C.Y., Lin, Y. L., "Non-surface-treated Au/ZnO Schottky diodes using preannealed hydrothermal or sol-gel seed layer", IEEE Trans Nanotechnology, 12(1): 35–39, (2013).
- [5] Altındal Yerişkin, S., "Effects of (0.01Ni-PVA) interlayer, interface traps (Dit), and series resistance (Rs) on the conduction mechanisms (CMs) in the Au/n-Si (MS) structures at room temperature", Journal of the Institute of Science and Technology, 9(2): 835-846, (2019).
- [6] Jagadish, C., Pearton, S. J., "Zinc Oxide Bulk, Thin Films and Nanostructures: Processing, Properties, and Applications", Elsevier, Amsterdam, (2006).
- [7] Caglar, Y., Caglar, M., Ilican, S., Ates, A., "Morphological, optical and electrical properties of CdZnO films prepared by sol-gel method", Journal of Physics D Applied Physics, 42(6): 06542, (2009).
- [8] Norde, H., "A modified forward I-V plot for Schottky diodes with high series resistance", Journal of Applied Physics, 50: 5052-5053, (1979).
- [9] Cheung, S. K., Cheung, N. W., "Extraction of Schottky diode parameters from forward current-voltage characteristics", Applied Physics Letters, 49(2): 85-87, (1998).
- [10] Card, H. C., Rhoderick, E. H., "Studies of tunnel MOS diodes I. Interface effects in silicon Schottky diodes", Journal of Physics D: Applied Physics, 4(10): 1589-1601, (1971).
- [11] Sharma, B. L., "Metal-semiconductor Schottky Barrier Junctions and Their Applications", Plenum Press, New York, (1984).
- [12] Mishra, Y.K., "Adelung R, ZnO tetrapodmaterials for functional applications", Materials Today, 21(6): 631-650, (2018).
- [13] Yan, M., Lane, M., Kannewurf, C. R., Chang, R. P. H., "Highly conductive epitaxial CdO thin films prepared by pulsed laser deposition", Physics Letters, 78: 2342, (2001).
- [14] Yang, Z., Li, L., Zuo, Z., Liu, J. L., "Temperature-dependent photoluminescence of CdZnO thin films grown by molecular-beam epitaxy", Journal of Crystal Growth, 312(1): 68-72, (2009).